# Introduction to Digital Design Using Digilent FPGA Boards – Block Diagram / VHDL Examples

Richard E. Haskell Darrin M. Hanna

Oakland University, Rochester, Michigan

LBE Books Rochester Hills, MI Copyright 2009 by LBE Books, LLC. All rights reserved.

ISBN 978-0-9801337-6-9

Online Version

Published by LBE Books, LLC 1202 Walton Boulevard Suite 214 Rochester Hills, MI 48307

www.lbebooks.com

#### Preface

A major revolution in digital design has taken place over the past decade. Field programmable gate arrays (FPGAs) can now contain over a million equivalent logic gates and tens of thousands of flip-flops. This means that it is not possible to use traditional methods of logic design involving the drawing of logic diagrams when the digital circuit may contain thousands of gates. The reality is that today digital systems are designed by writing software in the form of hardware description languages (HDLs). The most common HDLs used today are VHDL and Verilog. Both are in widespread use. When using these hardware description languages the designer typically describes the *behavior* of the logic circuit rather than writing traditional Boolean logic equations. Computer-aided design tools are used to both *simulate* the VHDL or Verilog design and to *synthesize* the design to actual hardware.

This book assumes no previous knowledge of digital design. We use 30 examples to show you how to get started designing digital circuits that you can implement on a Xilinx Spartan3E FPGA using either the Digilent BASYSTM system board that can be purchased from www.digilentinc.com for \$59 or the Digilent Nexys-2 board that costs \$99. We will use Active-HDL from Aldec to design, simulate, synthesize, and implement our digital designs. A free student edition of Active-HDL is available from Aldec, Inc. (www.aldec.com). To synthesize your designs to a Spartan3E FPGA you will need to download the free ISE WebPACK from Xilinx, Inc. (www.xilinx.com). The Xilinx synthesis tools are called from within the Aldec Active-HDL integrated GUI. We will use the ExPort utility to download your synthesized design to the Spartan3E FPGA. ExPort is part of the Adept software suite that you can download free from Digilent, Inc. A more complete book called Digital Design Using (www.digilentinc.com). Digilent FPGA Boards - VHDL / Active-HDL Edition is also available from Digilent or LBE Books (www.lbebooks.com). This more comprehensive book contains over 75 examples including examples of using the VGA and PS/2 ports. Similar books that use Verilog are also available from Digilent or LBE Books.

Many colleagues and students have influenced the development of this book. Their stimulating discussions, probing questions, and critical comments are greatly appreciated.

Richard E. Haskell Darrin M. Hanna

## Introduction to Digital Design Using Digilent FPGA Boards – Block Diagram / VHDL Examples

## **Table of Contents**

| Introduction – Digital Design Using FPGAs                                                                                                                                                                                                                                                                                                        | 1        |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Example 1 – Switches and LEDs                                                                                                                                                                                                                                                                                                                    | 6        |
| Example 2 – 2-Input Gates                                                                                                                                                                                                                                                                                                                        | 11       |
| Example 3 – Multiple-Input Gates                                                                                                                                                                                                                                                                                                                 | 16       |
| Example 4 – Equality Detector                                                                                                                                                                                                                                                                                                                    | 21       |
| Example 5 – 2-to-1 Multiplexer                                                                                                                                                                                                                                                                                                                   | 23       |
| Example 6 – Quad 2-to-1 Multiplexer                                                                                                                                                                                                                                                                                                              | 27       |
| Example 7 – 4-to-1 Multiplexer                                                                                                                                                                                                                                                                                                                   | 34       |
| Example 8 – Clocks and Counters                                                                                                                                                                                                                                                                                                                  | 42       |
| Example 9 – 7-Segment Decoder                                                                                                                                                                                                                                                                                                                    | 48       |
| Example 10 – 7-Segment Displays: <i>x7seg</i> and <i>x7segb</i>                                                                                                                                                                                                                                                                                  | 54       |
| Example 11 – 2's Complement 4-Bit Saturator                                                                                                                                                                                                                                                                                                      | 64       |
| Example 12 – Full Adder                                                                                                                                                                                                                                                                                                                          | 70       |
| Example 13 – 4-Bit Adder                                                                                                                                                                                                                                                                                                                         | 75       |
| Example 14 – <i>N</i> -Bit Adder                                                                                                                                                                                                                                                                                                                 | 79       |
| Example 15 – <i>N</i> -Bit Comparator                                                                                                                                                                                                                                                                                                            | 82       |
| Example 16 – Edge-Triggered D Flip-Flop Available only in prin                                                                                                                                                                                                                                                                                   | t vesion |
| Example 17 – D Flip-Flops in VHDL                                                                                                                                                                                                                                                                                                                |          |
| Example 18 – Divide-by-2 Counter                                                                                                                                                                                                                                                                                                                 |          |
| Example 19 – Registers                                                                                                                                                                                                                                                                                                                           |          |
| Example 20 – <i>N</i> -Bit Register in VHDL                                                                                                                                                                                                                                                                                                      |          |
|                                                                                                                                                                                                                                                                                                                                                  |          |
| Example 21 – Shift Registers                                                                                                                                                                                                                                                                                                                     |          |
| Example 21 – Shift Registers<br>Example 22 – Ring Counters                                                                                                                                                                                                                                                                                       |          |
| Example 21 – Shift Registers<br>Example 22 – Ring Counters<br>Example 23 – Johnson Counters                                                                                                                                                                                                                                                      |          |
| Example 21 – Shift Registers<br>Example 22 – Ring Counters<br>Example 23 – Johnson Counters<br>Example 24 – Debounce Pushbuttons                                                                                                                                                                                                                 |          |
| Example 21 – Shift Registers<br>Example 22 – Ring Counters<br>Example 23 – Johnson Counters<br>Example 24 – Debounce Pushbuttons<br>Example 25 – Clock Pulse                                                                                                                                                                                     |          |
| Example 21 – Shift Registers<br>Example 22 – Ring Counters<br>Example 23 – Johnson Counters<br>Example 24 – Debounce Pushbuttons<br>Example 25 – Clock Pulse<br>Example 26 – Arbitrary Waveform                                                                                                                                                  |          |
| Example 21 – Shift Registers<br>Example 22 – Ring Counters<br>Example 23 – Johnson Counters<br>Example 24 – Debounce Pushbuttons<br>Example 25 – Clock Pulse<br>Example 26 – Arbitrary Waveform<br>Example 27 – Pulse-Width Modulation (PWM)                                                                                                     |          |
| Example 21 – Shift Registers<br>Example 22 – Ring Counters<br>Example 23 – Johnson Counters<br>Example 24 – Debounce Pushbuttons<br>Example 25 – Clock Pulse<br>Example 26 – Arbitrary Waveform<br>Example 27 – Pulse-Width Modulation (PWM)<br>Example 28 – Controlling the Position of a Servo                                                 |          |
| Example 21 – Shift Registers<br>Example 22 – Ring Counters<br>Example 23 – Johnson Counters<br>Example 24 – Debounce Pushbuttons<br>Example 25 – Clock Pulse<br>Example 26 – Arbitrary Waveform<br>Example 27 – Pulse-Width Modulation (PWM)<br>Example 28 – Controlling the Position of a Servo<br>Example 29 – Scrolling the 7-Segment Display |          |

| Appendix A - | Aldec Active-HDL Tutorial    | 123 |
|--------------|------------------------------|-----|
| Part 1:      | Project Setup                | 123 |
| Part 2:      | Design Entry – sw2led.bde    | 127 |
| Part 3:      | Synthesis and Implementation | 130 |
| Part 4:      | Program FPGA Board           | 134 |
| Part 5:      | Design Entry – gates2.bde    | 136 |
| Part 6:      | Simulation                   | 142 |
| Part 7:      | Design Entry – HDE           | 146 |
| Part 8:      | Simulation – gates2          | 149 |

#### Appendix B – Number Systems

- B.1 Counting in Binary and Hexadecimal
- B.2 Positional Notation
- B.3 Fractional Numbers
- B.4 Number System Conversions
- B.5 Negative Numbers

#### Appendix C – Basic Logic Gates

- C.1 Truth Tables and Logic Equations
- C.2 Positive and Negative Logic: De Morgan's Theorem
- C.3 Sum of Products Design
- C.4 Product of Sums Design

#### Appendix D – Boolean Algebra and Logic Equations

- D.1 Boolean Theorems
- D.2 Karnaugh Maps

Appendix E – VHDL Quick Reference Guide

Available only in print vesion

189

## **Digital Design Using FPGAs**

The first integrated circuits that were developed in the early 1960s contained less that 100 transistors on a chip and are called small-scale integrated (SSI) circuits. Medium-scale integrated (MSI) circuits, developed in the late 1960s, contain up to several hundreds of transistors on a chip. By the mid 1970s large-scale integrated (LSI) circuits containing several thousands of transistors had been developed. Very-large-scale integrated (VLSI) circuits containing over 100,000 transistors had been developed by the early 1980s. This trend has continued to the present day with 1,000,000 transistors on a chip by the late 1980s, 10,000,000 transistors on a chip by the mid-1990s, over 100,000,000 transistors by 2004, and up to 1,000,000 transistors on a chip today. This exponential growth in the amount of digital logic that can be packed into a single chip has produced serious problems for the digital designer. How can an engineer, or even a team of engineers, design a digital logic circuit that will end up containing millions of transistors?

In Appendix C we show that any digital logic circuit can be made from only three types of basic gates: AND, OR, and NOT. In fact, we will see that any digital logic circuit can be made using only NAND gates (or only NOR gates), where each NAND or NOR gate contains four transistors. These basic gates were provided in SSI chips using various technologies, the most popular being transistor-transistor logic (TTL). These TTL chips were the mainstay of digital design throughout the 1960s and 1970s. Many MSI TTL chips became available for performing all types of digital logic functions such as decoders, adders, multiplexers, comparators, and many others.

By the 1980s thousands of gates could fit on a single chip. Thus, several different varieties of *programmable logic devices* (PLDs) were developed in which arrays containing large numbers of AND, OR, and NOT gates were arranged in a single chip without any predetermined function. Rather, the designer could design any type of digital circuit and implement it by connecting the internal gates in a particular way. This is usually done by opening up fuse links within the chip using computer-aided tools. Eventually the equivalent of many PLDs on a single chip led to *complex programmable logic devices* (CPLDs).

### Field Programmable Gate Arrays (FPGAs)

A completely different architecture was introduced in the mid-1980's that uses RAM-based lookup tables instead of AND-OR gates to implement combinational logic. These devices are called *field programmable gate arrays* (FPGAs). The device consists of an array of *configurable logic blocks* (CLBs) surrounded by an array of I/O blocks. The Spartan-3E from Xilinx also contains some blocks of RAM, 18 x 18 multipliers, as well as Digital Clock Manager (DCM) blocks. These DCMs are used to eliminate clock distribution delay and can also increase or decrease the frequency of the clock. Each CLB in the Spartan-3E FPGA contains four slices, each of which contains two 16 x 1 RAM look-up tables (LUTs), which can implement any combinational logic function of four variables. In addition to two look-up tables, each slice contains two D flip-flops which act as storage devices for bits. The basic architecture of a Spartan-3E FPGA is shown in Fig. 1.



Figure 1 Architecture of a Spartan-3E FPGA

The BASYS board from Digilent contains a Xilinx Spartan3E-100 TQ144 FPGA. This chip contains 240 CLBs arranged as 22 rows and 16 columns. There are therefore 960 slices with a total of 1,920 LUTs and flip-flops. This part also contains 73,728 bits of block RAM. Half of the LUTs on the chip can be used for a maximum of 15,360 bits of distributed RAM.

By contrast the Nexys-2 board from Digilent contains a Xilinx Spartan3E-500 FG320 FPGA. This chip contains 1,164 CLBs arranged as 46 rows and 34 columns. There are therefore 4,656 slices with a total of 9,312 LUTs and flip-flops. This part also contains 368,640 bits of block RAM. Half of the LUTs on the chip can be used for a maximum of 74,752 bits of distributed RAM.

In general, FPGAs can implement much larger digital systems than CPLDs as illustrated in Table 1. The column labeled *No. of Gates* is really equivalent gates as we have seen that FPGAs really don't have AND and OR gates, but rather just RAM look-up tables. (Each slice does include two AND gates and two XOR gates as part of carry and arithmetic logic used when implementing arithmetic functions including addition and

multiplication.) Note from Table 1 that FPGAs can have the equivalent of millions of gates and tens of thousands of flip-flops.

| Xilinx Part | No. of Gates        | No. of I/Os | No. of CLBs  | No. of Flip-flops | Block RAM (bits)   |  |
|-------------|---------------------|-------------|--------------|-------------------|--------------------|--|
| CPLDs       |                     |             |              |                   |                    |  |
| 9500 family | 800 - 6,400         | 34 – 192    |              | 36 - 288          |                    |  |
|             |                     |             |              |                   |                    |  |
| FPGAs       |                     |             |              |                   |                    |  |
| Spartan     | 5,000 - 40,000      | 77 – 224    | 100 – 784    | 360 – 2,016       |                    |  |
| Spartan II  | 15,000 - 200,000    | 86 – 284    | 96 – 1,176   | 642 – 5,556       | 16,384 - 57,344    |  |
| Spartan IIE | 23,000 - 600,000    | 182 – 514   | 384 – 3,456  | 2,082 – 15,366    | 32,768 - 294,912   |  |
| Spartan 3   | 50,000 - 5,000,000  | 124 – 784   | 192 – 8,320  | 2,280 - 71,264    | 73,728 – 1,916,928 |  |
| Spartan-3E  | 100,000 - 1,600,000 | 108 – 376   | 240 - 3,688  | 1,920 – 29,505    | 73,728 - 663,552   |  |
| Virtex      | 57,906 - 1,124,022  | 180 – 512   | 384 - 6,144  | 2,076 – 26,112    | 32,768 - 131,072   |  |
| Virtex E    | 71,693 - 4,074,387  | 176 – 804   | 384 – 16,224 | 1,888 - 66,504    | 65,536 - 851,968   |  |
| Virtex-II   | 40,960 - 8,388,608  | 88 – 1,108  | 64 – 11,648  | 1,040 - 99,832    | 73,728 - 3,096,576 |  |

Table 1 Comparing Xilinx CPLDs and FPGAs

### Modern Design of Digital Systems

The traditional way of designing digital circuits is to draw logic diagrams containing SSI gates and MSI logic functions. However, by the late 1980s and early 1990s such a process was becoming problematic. How can you draw schematic diagrams containing hundreds of thousands or millions of gates? As programmable logic devices replaced TTL chips in new designs a new approach to digital design became necessary. Computer-aided tools are essential to designing digital circuits today. What has become clear over the last decade is that today's digital engineer designs digital systems by writing software! This is a major paradigm shift from the traditional method of designing digital systems. Many of the traditional design methods that were important when using TTL chips are less important when designing for programmable logic devices.

Today digital designers use *hardware description languages* (HDLs) to design digital systems. The most widely used HDLs are VHDL and Verilog. Both of these hardware description languages allow the user to design digital systems by writing a program that describes the behavior of the digital circuit. The program can then be used to both *simulate* the operation of the circuit and *synthesize* an actual implementation of the circuit in a CPLD, an FPGA, or an application specific integrated circuit (ASIC).

Another recent trend is to design digital circuits using block diagrams or graphic symbols that represent higher-level design constructs. These block diagrams can then be *compiled* to produce Verilog or VHDL code. We will illustrate this method in this book.

We will use Active-HDL from Aldec for designing our digital circuits. This integrated tool allows you to enter your design using either a block diagram editor (BDE) or by writing Verilog or VHDL code using the hardware description editor (HDE). Once your hardware has been described you can use the functional simulator to produce waveforms that will verify your design. This hardware description can then be synthesized to logic equations and implemented or mapped to the FPGA architecture.

We include a tutorial for using Active-HDL in Appendix A. A free student version of Active-HDL is available on their website.<sup>1</sup> We will use Xilinx ISE for synthesizing our VHDL designs. You can download a free version of ISE<sup>TM</sup> WebPACK<sup>TM</sup> from the Xilinx website.<sup>2</sup> This WebPACK<sup>TM</sup> synthesis tool can be run from within the Aldec Active-HDL development environment as shown in the tutorial in Appendix A. The implementation process creates a .bit file that is downloaded to a Xilinx FPGA on the BASYS board or Nexys-2 shown in Fig. 2. The BASYS board is available to students for \$59 from Digilent, Inc.<sup>3</sup> This board includes a 100k-gate equivalent Xilinx Spartan3E FPGA (250k-gate capacity is also available), 8 slide switches, 4 pushbutton switches, 8 LEDs, and four 7-segment displays. The frequency of an on-board clock can be set to 25 MHz, 50 MHz, or 100 MHz using a jumper. There are connectors that allow the board to be interfaced to external circuits. The board also includes a VGA port and a PS2 port. The use of these ports are described in a different book.<sup>4</sup> Another more advanced board, the Nexys-2 board, is also available to students for \$99 from Digilent. The Nexys-2 board is similar to the BASYS board except that it contains a 500k- or 1200k-gate equivalent Spartan 3E FPGA, a Hirose FX2 interface for additional add-on component boards, 16 MB of cellular RAM, 16 MB of flash memory, a 50 MHz clock and a socket for a second oscillator. The Nexvs-2 is ideally suited for embedded processors.

All of the examples in this book can be used on both the BASYS board and the Nexys-2 board. The only difference is that you would use the file *basys2.ucf* to define the pinouts on the BASYS board and you would use the file *nexys2.ucf* to define the pinouts on the Nexys-2 board. Both of these files are available to download from <u>www.lbebooks.com</u>. Table 2 shows the jumper settings you would use on the two boards.



(a)



(b)

Figure 2 (a) BASYS board, (b) Nexys-2 Board

<sup>3</sup> http://www.digilentinc.com

<sup>&</sup>lt;sup>1</sup> http://www.aldec.com/education/

<sup>&</sup>lt;sup>2</sup> http://www.xilinx.com

<sup>&</sup>lt;sup>4</sup> Digital Design Using Digilent FPGA Boards – VHDL / Active-HDL Edition; available from <u>www.lbebooks.com</u>.